RISC-V External Debug Support
Tim Newsome
When a design progresses from simulation to hardware implementation, a user's control and understanding of the system's current state drops dramatically. To help bring up and debug low level software and hardware, it is critical to have good debugging support built into the hardware. When a robust OS is running on a core, software can handle many debugging tasks. However, in many scenarios, hardware support is essential.
This document outlines a standard architecture for external debug support on RISC-V platforms. This architecture allows a variety of implementations and trade-offs, which is complementary to the wide range of RISC-V implementations. At the same time, this specification defines common interfaces to allow debugging tools and components to target a variety of platforms based on the RISC-V ISA.
System designers may choose to add additional hardware debug support, but this specification defines a standard interface for common functionality.
This document outlines a standard architecture for external debug support on RISC-V platforms. This architecture allows a variety of implementations and trade-offs, which is complementary to the wide range of RISC-V implementations. At the same time, this specification defines common interfaces to allow debugging tools and components to target a variety of platforms based on the RISC-V ISA.
System designers may choose to add additional hardware debug support, but this specification defines a standard interface for common functionality.
种类:
年:
2017
出版:
Version 0.13 (draft)
出版社:
SiFive
语言:
english
页:
87
ISBN 10:
5920170700
ISBN 13:
9785920170705
文件:
PDF, 631 KB
IPFS:
,
english, 2017